Received 17 December 2021; revised 19 January 2022; accepted 22 January 2022. Date of publication 1 February 2022; date of current version 24 February 2022. The review of this paper was arranged by Associate Editor Min Chen.

Digital Object Identifier 10.1109/OJPEL.2022.3147769

# Multi-Objective Design of Single-Phase Differential Buck Inverters With Active Power Decoupling

## RAJESH RAJAMONY<sup>1</sup>, SHENG WANG <sup>D</sup><sup>1</sup> (Member, IEEE), RUKSHAN NAVARATNE<sup>1</sup>, AND WENLONG MING<sup>1,2</sup> (Member, IEEE)

<sup>1</sup>School of Engineering, Cardiff University, CF24 3AA Cardiff, U.K.
<sup>2</sup>Compound Semiconductor Applications Catapult, NP10 8BE Newport, U.K.

CORRESPONDING AUTHOR: WENLONG MING (e-mail: wenlongming@ieee.org)

This work was supported in part by the Engineering and Physical Sciences Research Council, U.K., under Grant EP/T021985/1, and in part by Compound Semiconductor Applications Catapult.

**ABSTRACT** The design of single-phase differential buck inverters has two important considerations, including reducing second-order ripple power using decoupling capacitors and increasing inverter performances. Using larger decoupling capacitors will improve the performance of ripple power reduction and efficiency while reducing power density. Such trade-off has not been fully modeled and investigated, leading to the sub-optimal design of inverters. To address that, in this paper, the trade-off among decoupling capacitance, inverter efficiency and power density are investigated through detailed mathematical modeling and sensitivity study. The trade-off of the volume and power loss of essential inverter components, including power switches, inductors and heatsinks, are also studied to facilitate the inverter design. A fast multi-objective design optimization method based on geometric programming is presented to optimize the inverter efficiency and power density. A 1 kW prototype of a Gallium Nitride (GaN) based inverter has been designed based on the proposed method. A hardware prototype of the inverter has been built and tested, which has an efficiency of 98.02% and power density 4.54 kW/dm<sup>3</sup> and matches 99% to the presented multi-objective design method. This validates the accuracy and effectiveness of the presented design approach considering detailed trade-off analysis.

**INDEX TERMS** Multi-objective design, single-phase differential inverter, power decoupling, efficiency, power density, geometric program.

## I. INTRODUCTION

The instantaneous power on the DC-link of single-phase inverters have inherent second-order ripple components that significantly affect the performance of the systems. Conventional solutions to minimize the effects of ripple power is to deploy large electrolytic capacitors at DC-link of inverters [1]. However, the high failure rate of such capacitors utterly threatens the reliability and lifetime of the inverters [2]. Film capacitors can be used instead, which have a much longer lifetime. However, they cannot be used to directly replace electrolytic capacitors due to the reason of their large volume and high cost [3].

Recently, wide band-gap (WBG) power devices such as silicon carbide (SiC) and gallium nitride (GaN) have attracted great attention in the power electronics industries. Using WBG devices, higher switching frequencies can be achieved without compromising the system efficiency compared to silicon (Si) devices [4]. As a result, the size of passive components in the inverters can be reduced considerably. However, the WBG devices cannot help to address the aforementioned problem of DC-link capacitors because such capacitors are sized according to the low-frequency second-order ripples [5], instead of switching-frequency ripples. On the other hand, active power decoupling is a promising method to minimize the



**FIGURE 1.** (a) Single-phase differential inverter with power decoupling function. (b) Buck-type topology under investigation.

total value of the DC-link capacitance [6]. The main objective of this method is to divert the ripple power to other capacitors, which are smaller and not directly connected to the DC-link. As a result, small-sized and long-lifetime film capacitors can be used [7]. However, this method needs extra active and or passive components, which will inevitably increase the control complexity and volume of the inverters [8], [9].

Compared to many other solutions, the differential inverter can achieve the active power decoupling function without adding extra active or passive components. It has been classified into the buck, boost, or buck-boost inverter, developed of two identical DC/DC converters [10]. The output capacitor of the DC/DC converters is used for the power decoupling function. Fig. 1(a) shows the concept of differential inverter with power decoupling function. In [11], a buck type inverter was used to reduce the ripple from the DC-link using a decoupling control method. It proved that the amplitude of second-order ripple in the DC-link current was reduced by more than seven times. The same inverter was used for grid-connected PV applications by applying a common-mode conducting loop to reduce the leakage current caused by parasitic capacitance and to minimize the second-order pulsating power. It was confirmed that ground leakage current and the pulsating power problems are solved without adding extra active components [12]. In [13], a waveform control-based ripple mitigation method was introduced for a boost type inverter to eliminate the instability in the fuel-cell system. In [14], the waveform control method was extended into a rule-based controller for a boost inverter-based grid-connected battery storage systems. In [15], an energy-based power decoupling control method was introduced for a buck-boost type inverter to mitigate the second-order ripple in the input DC current. As a result, the low-frequency ripple was eliminated, which enables using film capacitors over electrolytic capacitors. In [16], the mismatch of the decoupling capacitors of differential buck inverters was resolved by using a comprehensive common-mode control method. However, the efficiency and power density of the differential inverters are not considered while reducing the size of the decoupling capacitors. In practice, these are the essential parameters which need to be considered to enhance the design.

Existing research focuses on advancing power decoupling methods to decrease the size of the capacitor, hence to further reduce the volume. These methods rely on either improving the control strategy of inverters or adding other supplementary components [7]. However, the use of a smaller decoupling capacitor will sacrifice the efficiency of inverters as the capacitance and efficiency are mutually and inversely coupled [17]. Conversely, a few work contributes to increase the efficiency while the volume of capacitor is less considered [11]. Either way, the design of such inverters will not be optimized unless both the performance parameters–volume and efficiency are considered for the inverter design. Some attempt to achieve both high efficiency and power density by adding extra converter units [18]. Others are focused on the multi-objective design for other types of converters [19], [20].

Despite the significant contributions presented in existing literature, a detailed analysis of the trade-off between the inverters power loss and decoupling capacitance has not been presented. Also, multi-objective design focused on singlephase differential inverters with power decoupling capacitors has yet to be developed. To bridge the gap, this paper introduces the detailed modeling of the trade-off between the inverters power loss and the decoupling capacitor. A multiobjective design approach is proposed for maximizing the efficiency and power density of single-phase inverters. The differential buck inverter is considered an example for this study, shown in Fig. 1(b). The outcome of the design approach can be used for the optimal selection of decoupling capacitors associated with other components, including inductors, heatsinks, and power switches. A mathematical model of power loss and volume of each component within the inverter are developed to achieve this. The relation between the efficiency and power density of the decoupling capacitor is analyzed in-depth. GaN field-effect transistors (FETs) are adopted for the design approach to ensure the high efficiency and high power density of the designed inverters.

This paper is organized as follows. In Section II, the mathematical model of power loss and volume of each component within the inverter is derived by considering the second-order ripple current. In Section III, the trade-offs among the decoupling capacitance, power loss and power density are addressed in-depth using the mathematical models. Section IV, a multi-objective optimization method based on geometric programming (GP) is introduced to optimize the efficiency and power density. The proposed design approach is based on the detailed modeling of power loss and volume by considering the dominant design parameters of the inverter. In this paper, the dominant design parameters are selected based on

the direct approach [21]. Firstly, the power loss and volume model equations of all the components were derived. Then, the tunable parameters in the equations are identified. Next, the values of the parameters are adjusted within the acceptable range, and the parameters that have a higher impact on the power loss and volume are identified. Based on this approach, the design variables, including the switching frequency, the inductor ripple, the switch area, and the junction temperature, are selected. Using these parameters, the power loss and volume are calculated. In Section V, the outcome of the design approach is used for the optimal selection of decoupling capacitors associated with other components, including inductors, heatsinks, and power switches. The presented design approach has been practically used to develop a GaN-based 1 kW prototype. The obtained efficiency and power density are high (98.02% and 4.54kW/dm<sup>3</sup>), and the results are 99% matches to the proposed multi-objective optimization method, which in turn shows the effectiveness of the design method.

## II. MODELING OF POWER LOSS AND VOLUME OF THE INVERTER

In this section, detailed modeling of the differential buck inverter topology is presented. The mathematical model is essential to explore the efficiency and power density of the inverters. In general, the models of power electronics components included different design variables. For example, the switching loss depends on the switching frequency design variable. This component-level model will only give the power loss of an individual component. The total losses can be calculated by aggregating the individual component-level losses. However, this will reduce the efficacy of the modeling approach. Therefore, an accurate system-level modeling approach is required, which needs to consider all of the design variables.

In this paper, the detailed system-level power loss and volume models of each component are derived based on the active power decoupling approach. From this, the efficiency and power density are further determined. The design variables including switching frequency  $f_{sw}$ , the inductor ripple  $\Delta i_L$ , the switch area  $A_{sw}$ , and the junction temperature  $\Delta T_j$  are used to calculate the power loss and volume. With this paper, four major components are considered, including the power GaN FETs, inductors, capacitors, and heat sinks. The modeling approch is following broadly the methodology of [19]–[22].

## A. POWER GaN FETs

The power loss models of the GaN FETs are derived based on the on-state resistance  $R_{DS,on}$ , the output capacitance  $C_{oss}$ , and the thermal junction-to-case resistance  $R_{\theta JC}$  of the switches. These variables are scaled by their reference values with respect to the area of the switch. The switching losses of the inverter are the sum of the turn-on and turn-off loss of all the switches. The switching losses of the higher side switch  $P_{S_{H,sw}}(H = 1, 3)$  (see Fig. 1) are obtained as,

$$P_{S_{\rm H,SW}} = \frac{V_{\rm in} f_{\rm sw}}{2} \\ \left\{ \left( I_{\rm out} \sin \left( \omega t \right) + i_{\rm comp} - \frac{\Delta i_{\rm L_a}}{2} \right) (t_{\rm CR} + t_{\rm VF}) \\ + \left( I_{\rm out} \sin \left( \omega t \right) + i_{\rm comp} + \frac{\Delta i_{\rm L_a}}{2} \right) (t_{\rm VR} + t_{\rm CF}) \right\}$$
(1)

where,  $i_{\text{comp}}$  is the second-order current component and  $\triangle i_{\text{L}_a}$  is the inductor current ripple.  $t_{\text{CR}}$  and  $t_{\text{CF}}$  are the rise and fall times for the current in the switch.  $t_{\text{VR}}$  and  $t_{\text{VF}}$  are the rise and fall times for the voltage in the switch.

The switching loss of the lower side switches  $S_2$  and  $S_4$  are lower because it is based on the diode voltage drop  $V_{SD}$ . The switching losses of the lower side switch  $P_{S_L,sw}(L = 2, 4)$  can be derived as,

$$P_{S_{\rm L},\rm sw} = \frac{V_{\rm SD} f_{\rm sw}}{2} \\ \left\{ \left( I_{\rm out} \sin \left( \omega t \right) + i_{\rm comp} + \frac{\Delta i_{\rm La}}{2} \right) (t_{\rm CR} + t_{\rm VF}) \right. \\ \left. + \left( I_{\rm out} \sin \left( \omega t \right) + i_{\rm comp} - \frac{\Delta i_{\rm La}}{2} \right) (t_{\rm VR} + t_{\rm CF}) \right\}$$

$$(2)$$

From (1) and (2), the total switching losses  $P_{\text{tot},\text{sw}}$  of the inverter can be calculated as the sum of  $P_{S_{\text{H},\text{sw}}}$  and  $P_{S_{\text{L},\text{sw}}}$ .

The conduction loss depends on the RMS current flowing through the switch  $I_{\text{RMS,sw}}$ , the on-state resistance  $R_{\text{DS,on}}$  and the change in junction temperature  $\Delta T_j$ . It will be varied according to the duty cycle of the switches  $S_1 - S_4$ . After applying the mathematical simplifications, the total conduction loss  $P_{\text{tot,cond}}$  can be written as,

$$P_{\text{tot,cond}} = \left(\frac{R_{\text{DS,on}}^* A_{\text{sw}}^*}{A_{\text{sw}}}\right) \left(1 + \Delta T_j\right)$$

$$\left\{ \left(I_{\text{out}}^2 \sin^2\left(\omega t\right) + i_{\text{comp}}^2 + \frac{\Delta i_{\text{La}}^2}{12}\right) + \left(I_{\text{out}}^2 \sin^2\left(\omega t + \pi\right) + i_{\text{comp}}^2 + \frac{\Delta i_{\text{Lb}}^2}{12}\right) \right\} \quad (3)$$

The power losses of the output capacitance  $C_{oss}$ , depend on the input voltage and the switching frequency, which can be expressed as,

$$P_{\text{tot},C_{\text{oss}}} = 2\left(\frac{C_{\text{oss}}^*A_{\text{sw}}}{A_{\text{sw}}^*}\right)V_{\text{in}}^2f_{\text{sw}}$$
(4)

The reverse recovery loss of the lower side switches are not negligible for cascode devices. The total reverse recovery loss  $P_{\text{tot,rr}}$  is calculated as,

$$P_{\text{tot,rr}} = 2\left(\frac{Q_{\text{rr}}^*A_{\text{sw}}}{A_{\text{sw}}^*}\right)V_{\text{in}}f_{\text{sw}}$$
(5)

The gate losses depend on the switching frequency, the gatesource voltage  $V_{\text{GS}}$  and the gate charge  $Q_{\text{g}}$ . The total gate loss of four switches  $P_{\text{tot,g}}$  is calculated as,

$$P_{\text{tot,g}} = 4 \left( \frac{Q_{\text{g}}^* A_{\text{sw}}}{A_{\text{sw}}^*} \right) V_{\text{GS}} f_{\text{sw}}$$
(6)

The reference values of  $R^*_{DS,on}$ ,  $A^*_{sw}$ ,  $C^*_{oss}$ ,  $Q^*_{rr}$ , and  $Q^*_g$  can be found in the datasheets of GaN FETs. In cascode GaN FETs, the body diode of the lower side switches are incurred by the conduction loss during the reverse recovery time  $t_{rr}$  [22]. The total power loss  $P_{tot,bd}$  of the body diodes can be written as,

$$P_{\text{tot,bd}} = 2V_{\text{SD}}f_{\text{sw}}t_{\text{rr}}$$

$$\left(I_{\text{out}}\left(\sin\left(\omega t\right) + \sin\left(\omega t + \pi\right)\right) + 2i_{\text{comp}}\right)$$

$$(7)$$

The volume of the switches can be calculated as,

$$vol_{\rm sw} = 4h_{\rm sw}A_{\rm sw} \tag{8}$$

where,  $h_{sw}$  is the height of the switch package.

#### **B. OUTPUT INDUCTORS**

The inductor power loss consists of the core loss, the AC and DC resistance losses, which can be expressed [23], [24] as,

$$P_{\rm ind} = a_{\rm L1} f^{\alpha}_{\rm sw} \triangle i^{\beta}_{\rm L} + a_{\rm L2} f_{\rm sw} \triangle i^{\gamma}_{\rm L} + a_{\rm L3} I^2_{\rm out} \triangle i^{\lambda}_{\rm L} \qquad (9)$$

where,  $a_{L1}$ ,  $\alpha$ , and  $\beta$  are the Steinmetz coefficients;  $a_{L2}$  and  $a_{L3}$  are the constants, which are used to approximate the values of DC winding resistance;  $\gamma$  and  $\lambda$  are the real values used to reduce the non-linearity.

The approximated inductor volume is calculated as,

$$vol_{\text{ind}} = a_{\text{L}4}L\left(I_{\text{peak},a}^2 + I_{\text{peak},b}^2\right) + a_{\text{L}5}L\left(I_{\text{peak},a} + I_{\text{peak},b}\right) + a_{\text{L}6}\left(I_{\text{peak},a} + I_{\text{peak},b}\right)$$
(10)

$$I_{\text{peak},a} = I_{\text{out}} \sin(\omega t) + i_{\text{comp}} + \frac{\Delta i_{\text{L}_a}}{2}$$
(11)

$$mI_{\text{peak},b} = I_{\text{out}} \sin(\omega t + \pi) + i_{\text{comp}} + \frac{\Delta i_{\text{L}_b}}{2}$$
(12)

where,  $a_{L4}$ ,  $a_{L5}$ , and  $a_{L6}$  are the polynomial coefficients of the inductor which must be a positive value. *L* is the inductor value ( $L = L_a = L_b$ ).  $I_{peak,a}$  and  $I_{peak,b}$  are the peak current of the inductors.

The inductor selection is associated with the value of the inductor and the maximum output current. The required value of the inductor is calculated by the following expression,

$$L = \frac{rV_{\rm in}}{\Delta i_{\rm L} f_{\rm sw}} \tag{13}$$

where, r is the ripple coefficient of the inductor and it can be selected between 20% to 35% of the maximum output current. The current flows through the inductor contains switching ripple due to the switches ON and OFF. In (13), the ripple current reduces by increasing the value of the inductor. But,

the preferred solution of the inductor is the lower value and smaller size. In order to decrease the inductance value, the switching frequency needs to be optimized accordingly.

#### C. POWER DECOUPLING CAPACITORS

The power loss of the capacitor is calculated as,

$$P_{\rm cap} = \frac{I_{\rm RMS,C}^2 \tan \delta}{2\pi f_{2\omega} C} \tag{14}$$

where,  $I_{\text{RMS},C}$  is the RMS current flow through the capacitor, tan  $\delta$  is the loss factor,  $f_{2\omega}$  is the frequency of second-order ripple power and *C* is the value of the capacitance.

In practical design, the capacitance volume varied by different manufacturers; for that reason, an approximated model is used. The total box volume of the capacitors  $vol_{cap}$  are calculated as,

$$vol_{cap} = a_{C1}C\left(V_{C_{a}}^{2} + V_{C_{b}}^{2}\right) + a_{C2}C\left(V_{C_{a}} + V_{C_{b}}\right) + a_{C3}\left(V_{C_{a}} + V_{C_{b}}\right)$$
(15)

where,  $a_{C1}$ ,  $a_{C2}$ , and  $a_{C3}$  are the polynomial coefficients of the capacitor which must be a positive value. *C* is the output capacitor ( $C = C_a = C_b$ ).  $V_{C_a}$  and  $V_{C_b}$  are the voltage across the output capacitors. The capacitor voltages  $V_{C_a}$  and  $V_{C_b}$  are represented as,

$$V_{\rm C_a} = \frac{V_{\rm out}}{2} \left(1 + \sin\left(\omega t\right)\right) + v_{\rm comp} \tag{16}$$

$$V_{\rm C_b} = \frac{V_{\rm out}}{2} \left(1 + \sin\left(\omega t + \pi\right)\right) + v_{\rm comp} \tag{17}$$

The output capacitor selection is the biggest challenge which have a trade-offs between the second-order ripple, power loss and volume. The details of the output capacitor selection is discussed in Section 3.

## D. HEAT SINKS

The volume of the heat sink is calculated [25] as,

$$vol_{\text{heat sink}} = \frac{V_{\theta \text{SA}}}{P_{\text{D}}} \left( \Delta T_{\text{j}} - P_{\text{D}} \left( R_{\theta \text{JC}} + R_{\theta \text{CS}} \right) \right)$$
(18)

where,  $V_{\theta SA}$  is the volumetric resistance,  $P_D$  is the power dissipated by the GaN FETs,  $\Delta T_j$  is the temperature difference between the junction and the ambient,  $R_{\theta JC}$  is the thermal resistance from junction to case of the semiconductor, and  $R_{\theta CS}$  is the thermal resistance from case to the mounting surface of the semiconductor. The values of  $R_{\theta JC}$  and  $R_{\theta CS}$ are provided by the manufacturer. In this paper, the value of  $R_{\theta JC}$  is considered as one of the design parameters of the heat sink, since it is attached to the heat source. Apart from this, several other parameters need to be considered for selecting heat sinks, such as thermal resistance, volumetric resistance, and fin spacing. The extruded radial fins type heat sink is the better choice for the given design, so that two switches can be mounted in one heat sink.

## III. TRADE-OFFS AMONG THE DECOUPLING CAPACITANCE, POWER LOSS AND POWER DENSITY

In this section, the trade-off between the decoupling capacitance and the total power losses of the inverter is analyzed in detail. The impact of capacitance on the switching and conduction loss of GaN FETs are reflected by (1)–(3). Capacitor power loss is calculated by (14). The capacitance will also influence the power loss of inductor by affecting the value of  $I_{\text{out}}$  in (9). It is then vital to derive the expression of the total capacitance as follows.

The decoupling capacitors reduce the second-order ripples at the DC-link by buffering the second-order power. Hence, the second-order component is processed by the decoupling capacitors. The power balance equation of the decoupling capacitor can be written as,

$$2C\frac{dV_{\rm C}^2}{dt} = \frac{V_{\rm out}I_{\rm out}}{2}\cos\left(2\omega t\right) \tag{19}$$

where,  $V_{\text{out}}$  and  $I_{\text{out}}$  are the output voltage and current,  $2\omega$  is the frequency of second-order ripple. Then, the capacitor voltage can be written as,

$$V_{\rm C} = \frac{V_{\rm out}}{2} \left(1 + \cos\left(\omega t\right)\right) + v_{\rm comp}$$
(20)

where,  $v_{\text{comp}}$  is the second-order ripple compensation voltage. Integrating (19) and substituting  $V_{\text{C}}$  into (19) will give the expression of the total required capacitance as,

$$C = \frac{V_{\text{out}}I_{\text{out}}\sin\left(2\omega t\right)}{8\omega\left(\frac{V_{\text{out}}}{2}(1+\cos\left(\omega t\right))+v_{\text{comp}}\right)^2}$$
(21)

Simplifying the above equation with respect to the peak value is yielded the minimum required capacitance,

$$C_{\min} = \frac{V_{\text{out}}I_{\text{out}}}{4\omega \left(V_{\text{out}} + v_{\text{comp}}\right)^2}$$
(22)

From (22), the minimum required capacitance  $C_{\min}$  is calculated to be 28  $\mu$ F. A sensitivity analysis is performed to vary the total capacitance from its minimum required value  $28 \,\mu\text{F}$ (Case I) to 6.6 times larger 185  $\mu$ F (Case II) to investigate its impact on the power loss of inverter. The results are given in Fig. 2. It can be observed that the power loss reduces nonlinearly with the increase of capacitance. Case I is where the capacitance is minimized and hence results in a large amplitude of second-order ripple in the decoupling capacitors. Such second-order ripple raises the total power loss to 23 W, Fig. 2. Conversely, Case II is where the capacitance is maximized and the total power loss is reduced to only 13.8 W. This is because the large decoupling capacitor buffers the second-order ripple current, which minimizes the effects on the circulating secord-order current. However, arguably such a big capacitor is not a good option as the power density of the inverter will be reduced to  $2.07 \,\mathrm{kW/dm^3}$ . Moreover, the amount of change in power loss is less when the capacitance becomes larger. For instance, power loss reduces from 23 W to 17 W when the



**FIGURE 2.** Relationship between total capacitance vs. inverter power loss vs. power density.

capacitance increases from  $28 \ \mu\text{F}$  to  $55 \ \mu\text{F}$ . The power density is changed from  $5.84 \ \text{kW/dm}^3$  to  $4.61 \ \text{kW/dm}^3$ . However, the power loss is reduced from  $17 \ \text{W}$  to  $13.8 \ \text{W}$  only when the capacitance increases from  $55 \ \mu\text{F}$  to  $185 \ \mu\text{F}$ . A suitable capacitance then would be in the range of  $40 \ \mu\text{F}$  to  $55 \ \mu\text{F}$ where the average rate of change in power loss per capacitance is the highest, around  $0.22 \ \text{W/}\mu\text{F}$ ; while above  $55 \ \mu\text{F}$ , the average rate is 10 times less, around  $0.025 \ \text{W/}\mu\text{F}$ . Also, a higher power density can be achieved.

To further acquire precisely optimized results considering both the total power loss and volume of the inverter, a multiobjective design method needs to be developed. The analysis of the trade-off between power loss and capacitance are integrated as part of the multi-objective design method.

## **IV. MULTI-OBJECTIVE DESIGN USING GP**

GP is one of the mathematical methods, used to solve optimization problems. The advantages of this method are that the global optimum solution always be achievable, and the mathematical operations do not exceed the dimension of the problem. It has been applied to optimize the topology and components of the power electronics converters [26]. This paper uses GP to find the global minimum of power loss and volume for the set of design inputs.

An overview of the proposed multi-objective design approach is presented in Fig. 3. GP formulation can be solved as a convex problem via a logarithmic transformation. The multi-objective design approach is formulated using the monomial and posynomial functions [27]. The objective function of GP can be expressed as follow,

minimize 
$$f_i(y) = \sum_{q=1}^n \left( a_{iq} y_1^{m_{iq1}} y_2^{m_{iq2}} \dots y_n^{m_{iqn}} \right)$$

subject to,

$$h_j(y) = \sum_{q=1}^n \left( a_{jq} y_1^{m_{jq1}} y_2^{m_{jq2}} \dots y_n^{m_{jqn}} \right) = 1 \quad j = 1, \dots, p$$



FIGURE 3. Overview of multi-objective design using GP.

$$g_k(y) = \sum_{q=1}^n \left( a_{kq} y_1^{m_{kq1}} y_2^{m_{kq2}} \dots y_n^{m_{kqn}} \right) \le 1 \quad k = 1, \dots, r$$
(23)

where  $y = (y_1, y_2, ..., y_n)$  is the vector of the design variables,  $f_i(y)$  is the objective function to be minimized, and  $h_j(y)$  and  $g_k(y)$  are the equality and inequality constraints, respectively, that must be satisfied by the solution. Using logarithmic function,  $f_i(y)$ ,  $h_j(y)$  and  $g_k(y)$  can be transformed into convex functions. The input variables y must be a non-zero real positive numbers and, the coefficients  $(a_i, a_j, a_k)$ , and exponents  $(m_i, m_j, m_k)$  must be a real number.

To formulate the GP for the multi-objective design approach, the total power loss  $P_{\text{tot,loss}}$  and volume  $vol_{\text{tot}}$  are formulated as,

$$P_{\text{tot,loss}} = P_{\text{tot,sw}} + P_{\text{tot,cond}} + P_{\text{tot,Coss}} + P_{\text{tot,rr}} + P_{\text{tot,g}} + P_{\text{tot,bd}} + P_{\text{ind}} + P_{\text{cap}}$$
(24)

$$vol_{tot} = vol_{sw} + vol_{ind} + vol_{cap} + vol_{heat sink}$$
 (25)

Using (24) and (25), the objective function and inequality constraints can be obtained as,

minimise 
$$f(P_{\text{tot,loss}}, vol_{\text{tot}})$$
  
subject to  $f_{\text{sw,min}} \leq f_{\text{sw}} \leq f_{\text{sw,max}}$   
 $A_{\text{sw,min}} \leq A_{\text{sw}} \leq A_{\text{sw,max}}$   
 $\Delta i_{\text{L,min}} \leq \Delta i_{\text{L}} \leq \Delta i_{\text{L,max}}$   
 $\Delta T_{\text{i.min}} \leq \Delta T_{\text{i}} \leq \Delta T_{\text{i.max}}$ 
(26)

From (26), the optimal value of the power loss and volume of the inverters can be determined at the end of iterations. Then, the optimized efficiency and power density of the design is calculated. The outcome of the multi-objective design is the Pareto-front showing the optimized efficiency and power density of the design problem. Also, the selection of components will be known to achieve the optimized solutions.

#### TABLE 1 Implementation Parameters of the Inverter

| Parameter                                   | Value                  |
|---------------------------------------------|------------------------|
| Input voltage $V_{in}$                      | 450 V                  |
| RMS output voltage $v_{\rm ab}$             | 230 V                  |
| RMS output current $i_a$                    | 4.35 A                 |
| Output capacitor ripple $	riangle v_{ m c}$ | 0.5 V                  |
| Ambient temperature $T_{\text{amb.}}$       | $25^{\circ}\mathrm{C}$ |
| Maximum junction temp. $T_{j,max}$          | $50^{\circ}\mathrm{C}$ |

TABLE 2 Design Constraints of the Inverter

| Design variable                           | Min. value            | Max. value             |
|-------------------------------------------|-----------------------|------------------------|
| Switching frequency $f_{sw}$              | 10 kHz                | 200 kHz                |
| Current ripple $	riangle i_{ m L}$        | $0.1I_{\rm out,max}$  | $0.45 I_{\rm out,max}$ |
| Switch area $A_{sw}$                      | $0.94 A_{ m sw}^*$    | $1.07 A_{ m sw}^*$     |
| Change in temperature $	riangle T_{ m j}$ | $1^{\circ}\mathrm{C}$ | $25^{\circ}\mathrm{C}$ |

#### **V. RESULTS AND DISCUSSIONS**

The proposed design approach was implemented in MAT-LAB/Simulink and examined with a 1 kW GaN-based inverter. The implementation parameters such as input, output voltage/current and temperature data are given in Table 1. The performance of the inverter was examined in terms of efficiency and power density. The minimum and maximum values of the design variables used for the multi-objective design are given in Table 2. The values of design variables are selected as per the industrial design standards. Four 900 V TP90H180PS GaN FETs were used to build the prototype and the device is manufactured by Transphorm. The simulation of the GaN FETs performed using the SPICE model, and the device data' s are obtained from the datasheet [28]. Two P11T60 series of high current toroid type fixed inductors were used which were designed by MPS Industries. Considering the particular type of inductor does not limit the performance of the proposed design method [23]. Also, the proposed method can be adopted quickly based on the need of any other type of inductor. Two MKP1848 C series of polypropylene film capacitors are used from the Vishay BC Components. The values of the maximum output current Iout, max and reference switching area  $A_{\rm sw}^*$  are 6.15 A and 45.6 mm<sup>2</sup>. The values of the inductor is  $L = 390 \,\mu\text{H}$ , capacitor is  $C = 48 \,\mu\text{F}$  and switching frequency is  $f_{sw} = 100 \text{ kHz}$ . These are selected according to the outcome of the multi-objective design approach. The coefficients of the inductor and capacitor volume models are give Table 3.

#### A. PERFORMANCE EVALUATION

The Pareto-front performance of efficiency and power density  $(\eta - \rho)$  of the power inverter is generated by the multiobjective design and is given in Fig. 4(a). In comparison, a numerical model is also built to identify the optimal design boundary by scanning all the achievable combinations of efficiency and power density of the inverter. The optimized solutions obtained by both methods are identical. However, the GP based multi-objective design is much faster, taking

cm

 $a_{\rm C3}$ 

#### TABLE 3 Coefficients of Inductor and Capacitor Volume



FIGURE 4. Efficiency vs. Power density: (a) Numerical model. (b) Geometric program.

16 mins, as it has less computational burden and generates only optimized solutions. The numerical model-based method takes 45 mins to scan all combinations, including the optimized solutions and also the suboptimal solutions, as shown in Fig. 4(b), which takes a longer computational time to validate the suboptimal designs. However, the proposed GP-based design scans only the optimal design subject to the constraints and conditions given in equation (23)–(26). Therefore, the proposed method does not compute the suboptimal designs, which cannot provide a feasible solution for the given design problems. Hence, the overall computational time was reduced compared to the numerical model. The computational time is calculated by the processor Intel(R) Core(TM) i7-6500 U CPU @ 2.50 GHz and the installed RAM 16.0 GB.

The next step is to choose one design based on the Paretofront performance and hence to validate the proposed method. The selected design efficiency and power density are 98.4% and 4.6 kW/dm<sup>3</sup>, which are favoured by the current PV inverter market. For the corresponding design, the power loss and volume are obtained as 15.93 W and 218.32 cm<sup>3</sup>. The break-down power loss and volume of each component are given in Fig. 5. With the total power losses, semiconductors



FIGURE 5. (a) Power loss. (b) Volume.



FIGURE 6. Experimental setup.

contributed 51.85%, inductors contributed 33.15%, and capacitors contributed 15%. Likewise, with the total volume, heat sinks and switches occupied 34.18%, inductors occupied 33.57%, and capacitors occupied 32.25%.

#### **B. EXPERIMENTAL VERIFICATION**

Fig. 6 shows the experimental setup. The performances of the inverter was tested using the power decoupling control scheme presented in Fig. 7.  $G_{v_{ab}}(s)$ ,  $G_{i_{La}}(s)$  and  $G_{i_{dc}}(s)$  are the output voltage controller, inductor current controller and second-order ripple controller of the inverter. The voltage controller consists of the fundamental component, the odd and even harmonics compensators. The current controller includes the fundamental component and the odd harmonic compensators. The second-order ripple controller consists of the even harmonic compensators to cancel the even harmonics on the DC-link current. These controllers are designed using the



FIGURE 7. Control scheme of the inverter.



FIGURE 8. (a) Hardware prototype. (b) Efficiency and power loss.

Proportional-Resonant (PR) controller. The detailed design of the PR controller can be found in [11], [12], which is not repeated in this paper.

In verification, the prototype of the inverter has been built using the same components obtained by the selected design. Fig. 8(a) shows the hardware prototype of the inverter. The prototype was examined at different output power levels to obtain the response of efficiency vs output power and power loss vs output power, Fig. 8(b). Yokogawa WT1806E precision power analyzer was used to measure the efficiency. It can be observed that the maximum efficiency of the prototype is 98.02%. The power density is obtained as 4.54kW/dm<sup>3</sup> from the volume of the inverter, which is given in Fig. 8(a). To calculate the power density more precisely [9] and [29], Fig. 8(a) does not contain the micro-controller, gate driver and power supply. The reason was that the micro-controller and power supply modules does not have any direct impact with the design parameters. Hence, the volume of these components is always constant. Therefore, the efficiency and power density of the prototype matches to the results of the proposed design approach. Then, the efficiency of the experimental, numerical



FIGURE 9. Comparisons of efficiency curve.



FIGURE 10. Junction temperature of the devices.

model and geometric program are compared with each other. Fig. 9 shows the comparisons of the efficiency curve. The efficiency of 98.4% of the proposed design matches with the traditional numerical model. Compared to the experimental efficiency, the error of efficiency obtained from both is only 0.38%. The small error in the efficiency is caused by the PCB, micro-controller, gate driver, power supply and other component losses. The difference in the power density is obtained only 0.06kW/dm<sup>3</sup>. Concluding from the above, the accuracy of the proposed design is very high, and its computation speed is much faster than numerical modeling.

The junction temperature of GaN FETs is measured using a TC-08 data logger. The data logger was connected to the computer, and the junction temperatures are monitored. Fig. 10 shows the junction temperature of the devices logged for 70 minutes. It was observed that the steady-state temperature of the device is 48 °C, which is within the range of the change in junction temperature design limits.

Then, the power decoupling capability of the proposed design is verified with and without using the second-order ripple controller. Fig. 11 shows the experimental results of DC-link voltage  $V_{dc}$ , DC-link current  $i_{dc}$ , output voltage  $v_{ab}$ , output current  $i_a$ , and decoupling capacitor voltages  $V_{Ca}$ ,  $V_{Cb}$  without second-order ripple controller. Fig. 12 shows the experimental results of DC-link voltage  $V_{dc}$ , DC-link current  $i_{ac}$ , output voltage  $v_{ab}$ , output current  $i_a$ , and decoupling capacitor voltages  $V_{Ca}$ ,  $V_{Cb}$  without second-order ripple controller. Fig. 12 shows the experimental results of DC-link voltage  $V_{dc}$ , DC-link current  $i_{dc}$ , output voltage  $v_{ab}$ , output current  $i_a$ , and decoupling capacitor voltages  $V_{Ca}$ ,  $V_{Cb}$  with second-order ripple controller. The ripple elimination capability of the proposed prototype is quantified using the fast fourier transform (FFT) approach. FFTs of DC-link current with and without using the ripple controller is given in Fig. 13(a). From this, the amplitude of second-order ripple in the DC-link current is 2.25 A, which is



FIGURE 11. Steady-state waveforms at 1kW without second-order ripple controller (V<sub>dc</sub>, V<sub>ca</sub>, V<sub>cb</sub>: 200 V/div, *i*<sub>dc</sub>: 5 A/div, *i*<sub>a</sub>: 10 A/div, *v*<sub>ab</sub>:300 V/div).



**FIGURE 12.** Steady-state waveforms at 1 kW with second-order ripple controller (*V*<sub>dc</sub>, *V*<sub>ca</sub>, *V*<sub>cb</sub>: 200 V/div, *i*<sub>dc</sub>: 5 A/div, *i*<sub>a</sub>: 10 A/div, *v*<sub>ab</sub>:300 V/div).



**FIGURE 13.** FFTs of (a) DC-link current with and without second-order ripple controller and (b) output current.

reduced to 0.27 A after using the ripple controller. The residual effects of other order ripple components are not affected the DC-link current after enabling the ripple controller, which can be observed in the zoomed view of Fig. 13(a). Also, THD of the output current is obtained as 1.46%, which is given in Fig. 13(b). The magnitude of other harmonics order is reduced significantly, which is not visible in the figure. The reduction can be visualized in the zoomed view of Fig. 13(b). The FFT results are ensured that the prototype is performed well against the second-order ripple without affecting the output current.

## **VI. CONCLUSION**

This paper investigates the trade-offs between the decoupling capacitor, power loss, and power density of single-phase differential buck inverters. A multi-objective design approach has been proposed to optimize the efficiency, and power density of the inverters. The approach was developed based on detailed mathematical modeling of each component within the inverter. A sensitive analysis was given to select the optimum value of decoupling capacitors. The Pareto-front curve of efficiency versus power density was given for different design requirements, which helps to analyze the trade-offs among the performance measures. This allows the inverter designers to quickly identify the optimum design parameters without compromising much of the inverter total power loss or volume. Compared to the numerical model, the proposed design approach is more effective when the computational complexity, and convergence are concerned. Also, the error of efficiency, and power density obtained from both is only 0.38%, and 0.06kW/dm<sup>3</sup>. The experimental results are matched 99% to the proposed multi-objective optimization method. The computational time of the proposed approach is 64.4% faster than the numerical model. Moreover, the second-order ripple in the DC-link current was reduced more than eight times. Employing the proposed design technique, inverter designers can quickly, and accurately draw up the overall optimum system design by balancing trade-offs between efficiency and power density.

#### REFERENCES

- Y. Tang, F. Blaabjerg, P. C. Loh, C. Jin, and P. Wang, "Decoupling of fluctuating power in single-phase systems through a symmetrical half-bridge circuit," *IEEE Trans. Power Electron.*, vol. 30, no. 4, pp. 1855–1865, Apr. 2014.
- [2] M. A. Vitorino, L. F. S. Alves, R. Wang, and M. B. de Rossiter Correa, "Low-frequency power decoupling in single-phase applications: A comprehensive overview," *IEEE Trans. Power Electron.*, vol. 32, no. 4, pp. 2892–2912, Apr. 2017.
- [3] F. Schimpf and L. Norum, "Effective use of film capacitors in singlephase PV-inverters by active power decoupling," in *Proc. IECON 36th Annu. Conf. IEEE Ind. Electron. Soc.*, 2010, pp. 2784–2789.
- [4] R. Eden, "The world market for silicon carbide and Gallium Nitride power semiconductors - 2013 Edition," IHS Wellingborough, Tech. Rep., 2013.
- [5] R. Chen, Y. Liu, and F. Z. Peng, "DC capacitor-less inverter for single-phase power conversion with minimum voltage and current stress," *IEEE Trans. Power Electron.*, vol. 30, no. 10, pp. 5499–5507, Oct. 2015.
- [6] Y. Sun, Y. Liu, M. Su, W. Xiong, and J. Yang, "Review of active power decoupling topologies in single-phase systems," *IEEE Trans. Power Electron.*, vol. 31, no. 7, pp. 4778–4794, Jul. 2016.

- [7] H. Zhang, X. Li, B. Ge, and R. S. Balog, "Capacitance, DC voltage Utilizaton, and current stress: Comparison of double-line frequency ripple power decoupling for single-phase systems," *IEEE Ind. Electron. Mag.*, vol. 11, no. 3, pp. 37–49, Sep. 2017.
- [8] J. Roy, Y. Xia, and R. Ayyanar, "Half-bridge voltage swing inverter with active power decoupling for single-phase PV systems supporting wide power factor range," *IEEE Trans. Power Electron.*, vol. 34, no. 8, pp. 7450–7461, Aug. 2019.
- [9] D. Neumayr, G. C. Knabben, E. Varescon, D. Bortis, and J. W. Kolar, "Comparative evaluation of a full- and partial-power processing active power buffer for ultracompact single-phase DC/AC converter systems," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 9, no. 2, pp. 1994–2013, Apr. 2021.
- [10] W. Yao, Y. Xu, Y. Tang, P. C. Loh, X. Zhang, and F. Blaabjerg, "Generalized power decoupling control for single-phase differential inverters with nonlinear loads," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 7, no. 2, pp. 1137–1151, Jun. 2019.
- [11] I. Serban, "Power decoupling method for single-phase H-bridge inverters with no additional power electronics," *IEEE Trans. Ind. Electron.*, vol. 62, no. 8, pp. 4805–4813, Aug. 2015.
- [12] Y. Tang, W. Yao, P. C. Loh, and F. Blaabjerg, "Highly reliable transformerless photovoltaic inverters with leakage current and pulsating power elimination," *IEEE Trans. Ind. Electron.*, vol. 63, no. 2, pp. 1016–1026, Feb. 2016.
- [13] G. R. Zhu, S. C. Tan, Y. Chen, and K. T. Chi, "Mitigation of lowfrequency current ripple in fuel-cell inverter systems through waveform control," *IEEE Trans. Power Electron.*, vol. 28, no. 2, pp. 779–792, Feb. 2013.
- [14] D. B. W. Abeywardana, B. Hredzak, and V. G. Agelidis, "A rulebased controller to mitigate DC-side second-order harmonic current in a single-phase boost inverter," *IEEE Trans. Power Electron.*, vol. 31, no. 2, pp. 1665–1679, Feb. 2016.
- [15] S. Xu, R. Shao, L. Chang, and M. Mao, "Single-phase differential buck-boost inverter with pulse energy modulation and power decoupling control," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 6, no. 4, pp. 2060–2072, Dec. 2018.
- [16] W. Yao, X. Wang, P. C. Loh, X. Zhang, and F. Blaabjerg, "Improved power decoupling scheme for a single-phase grid-connected differential inverter with realistic mismatch in storage capacitances," *IEEE Trans. Power Electron.*, vol. 32, no. 1, pp. 186–199, Jan. 2017.
- [17] R. M. Burkart and J. W. Kolar, "Comparative η-ρ-σ pareto optimization of Si and SiC multilevel dual-active-bridge topologies with wide input voltage range," *IEEE Trans. Power Electron.*, vol. 32, no. 7, pp. 5258–5270, Jul. 2017.
- [18] X. Lyu, N. Ren, and D. Cao, "Instantaneous pulse power compensator for high-density single-phase inverters," *IEEE Trans. Power Electron.*, vol. 34, no. 11, pp. 10776–10785, Nov. 2019.
- [19] J. W. K. S. Waffler, M. Preindl, "Multi-objective optimization and comparative evaluation of Si soft-switched and SiC hard-switched automotive DC-DC converters," in *Proc. IEEE 35th Annu. Conf. Ind. Electron.*, 2009, pp. 3814–3821.
- [20] A. Stupar, T. McRae, N. Vukadinovic, A. Prodic, and J. A. Taylor, "Multi-objective optimization of multi-level DC-DC converters using geometric programming," *IEEE Trans. Power Electron.*, vol. 34, no. 12, pp. 11912–11939, Dec. 2019.
- [21] M. Schweizer, T. Friedli, and J. W. Kolar, "Comparative evaluation of advanced three-phase three-level inverter/converter topologies against two-level systems," *IEEE Trans. Ind. Electron.*, vol. 60, no. 12, pp. 5515–5527, Dec. 2013.
- [22] L. Alex, d. R. Michael, S. Johan, R. David, and G. John, *GaN Transistors for Efficient Power Conversion*. El Segundo, CA, USA: Wiley, Efficient Power Convers. Corp., 2019.
- [23] K. Raggl, T. Nussbaumer, and J. W. Kolar, "Guideline for a simplified differential-mode EMI filter design," *IEEE Trans. Ind. Electron.*, vol. 57, no. 3, pp. 1031–1040, Mar. 2010.
- [24] A. Stupar, T. Friedli, J. Minibock, and J. W. Kolar, "Towards a 99% efficient three-phase buck-type PFC rectifier for 400-V DC distribution systems," *IEEE Trans. Power Electron.*, vol. 27, no. 4, pp. 1732–1744, Apr. 2012.
- [25] N. Seshasayee, Understanding Thermal Dissipation and Design of a Heatsink. Dallas, TX, USA: Texas Instruments Incorp., May 2011.
- [26] A. Stupar, J. A. Taylor, and A. Prodic, "Posynomial models of inductors for optimization of power electronic systems by geometric programming," in *Proc. IEEE 17th Workshop Control Model. Power Electron.*, 2016, pp. 1–8.

- [27] S. Boyd, S. Kim, L. Vandenberghe, and A. Hassibi, "A tutorial on geometric programming," *Optim. Eng.*, vol. 8, no. 67, pp. 67–127, 2007. [Online]. Available: https://stanford.edu/boyd/ggplab/
- [28] "MOSFET GaNFET." Transphorm, USA, [Online]. Available: https://www.transphormusa.com/en/document/datasheet-tp90h180ps-900v-gan-fet/
- [29] M. Antivachis, D. Bortis, D. Menzi, and J. W. Kolar, "Comparative evaluation of Y-inverter against three-phase two-stage buck-boost DC-AC converter systems," in *Proc. Int. Power Electron. Conf. (IPEC-Niigata* 2018 -ECCE Asia), 2018, pp. 181–189.



**RAJESH RAJAMONY** received the M.S. (by research) degree in electrical and electronics engineering from Anna University, Chennai, India, in 2015. He is currently working toward the Ph.D. degree in electrical engineering with Cardiff University, Cardiff, U.K. He has three years of automotive industry experience with Tata Elxsi and Robert Bosch, India. His research interests include wide-bandgap power devices, solar PV inverters, and power electronic systems.



**SHENG WANG** (Member, IEEE) received the B.Eng. degrees from Cardiff University, Cardiff, U.K., and North China Electric Power University, Beijing, China, in 2011, and the Ph.D. degree from Cardiff University, in 2016.

He was a Research Assistant during 2013–2014, a Research Associate from 2016 to 2018, and a KTP Associate from 2018 to 2020 with Cardiff University. Since 2020, he has been a Lecturer with the School of Engineering, Cardiff University. His research interests include control and protection of

HVdc and MVdc, power electronic devices, and compound semiconductor.



**RUKSHAN NAVARATNE** received the Ph.D. degree in aerospace engineering from Cranfield University, Cranfield, U.K. He is currently a Reader and Leading the Aerospace Propulsion Research with Cardiff University, Cardiff, U.K. Before joining academia, he has spent much of his career as an Engineer, a Project Manager and Senior Executive in aerospace industry. His research interests include the development of novel electric propulsion systems, electrical machine modelling, and design optimisation of advanced novel propulsion

systems. He use variety of numerical and experimental tools and techniques to develop propulsion technologies from initial conception through increasing levels of technology readiness with a constant view towards commercialization and real-world use. He is also a Consultant to several local and international organisations. He is a Chartered Engineer and Member of IMechE U.K., ASME, and AIAA.



**WENLONG MING** (Member, IEEE) received the B.Eng. and M.Eng. degrees in automation from Shandong University, Jinan, China, in 2007 and 2010, respectively, and the Ph.D. degree in automatic control and systems engineering from the University of Sheffield, Sheffield, U.K., in 2015. In 2012, he was an Academic Visiting Scholar with the Center for Power Electronics Systems, Virginia Tech, Blacksburg, USA. Since August 2020, he has been a Senior Lecturer of power electronics with Cardiff University, Cardiff, U.K. He

has coauthored more than 60 papers, published in leading journals or refereed IEEE conferences. His research interests include packaging, characterisation, modelling, and applications of wide-bandgap semiconductor power devices. He was the winner of the prestigious IET Control & Automation Doctoral Dissertation Prize in 2017. He has been a Senior Research Fellow funded by Compound Semiconductor Applications Catapult, U.K., for five years since April 2020.